文化大學機構典藏 CCUR:Item 987654321/41893
English  |  正體中文  |  简体中文  |  Items with full text/Total items : 47249/51115 (92%)
Visitors : 14013561      Online Users : 302
RC Version 6.0 © Powered By DSPACE, MIT. Enhanced by NTU Library IR team.
Scope Tips:
  • please add "double quotation mark" for query phrases to get precise results
  • please goto advance search for comprehansive author search
  • Adv. Search
    HomeLoginUploadHelpAboutAdminister Goto mobile version


    jsp.display-item.identifier=請使用永久網址來引用或連結此文件: https://irlib.pccu.edu.tw/handle/987654321/41893


    题名: VLSI implementation of an ultra-low-cost and low-power image compressor for wireless camera networks
    作者: Chen, SL (Chen, Shih-Lun)
    Nie, J (Nie, Jing)
    Lin, TL (Lin, Ting-Lan)
    Chung, RL (Chung, Rih-Lung)
    Hsia, CH (Hsia, Chih-Hsien)
    Liu, TY (Liu, Tse-Yen)
    Lin, SY (Lin, Szu-Yin)
    Wu, HX (Wu, Hai-Xia)
    贡献者: 電機工程系
    关键词: CAPSULE
    日期: 2018-04
    上传时间: 2019-01-17 16:17:02 (UTC+8)
    摘要: In this paper, a novel hardware-oriented color image compression algorithm based on digital halftoning and block truncation coding (BTC) techniques is proposed for very large-scale integration (VLSI) implementation. The proposed technique consists of a threshold generator, a bitmap generator, a BTC training module, a predictor, and a signed Golomb-Rice coding module. Because the wireless camera network is developed for perceiving, measuring, and collecting information from the environment, each camera sensing node should be designed to achieve low cost, small size, high compression rates, and low power consumption. Hence, a novel low-complexity, high-performance, transform-free, hardware-oriented color image compression algorithm based on digital halftoning and BTC is proposed. In order to achieve the performance of compressing images in real time, the proposed color image compression algorithm was realized by a VLSI technique. The VLSI architecture in this work contains only 8.1-k gate counts, and the core area is 81,000 mu m(2) synthesized using a TSMC 0.18-mu m CMOS process. The operating frequency of this work is 100 MHz and consumes 2.91 mW, which is efficient to develop wireless electronic systems with the demand of color image compression in real time. Compared with JPEG- and JPEG-LS-based designs, this work reduces gate counts by at least 71.1 % and power consumption by 53 % and only requires a one-line-buffer memory.
    显示于类别:[Department of Electrical Engineering ] journal articles

    文件中的档案:

    档案 描述 大小格式浏览次数
    index.html0KbHTML230检视/开启


    在CCUR中所有的数据项都受到原著作权保护.


    DSpace Software Copyright © 2002-2004  MIT &  Hewlett-Packard  /   Enhanced by   NTU Library IR team Copyright ©   - 回饋